美女网站一区二区_在线观看日韩毛片_成人在线视频首页_欧美精品一区二区三区久久久_国产精品亚洲一区二区三区在线_日本免费新一区视频_日本美女一区二区三区_精品亚洲成a人_久久不见久久见免费视频1_91首页免费视频_欧美一区二区在线看_91精品91久久久中77777_天堂蜜桃一区二区三区_av在线一区二区_欧美不卡一区二区_欧美影视一区二区三区

產品分類

當前位置: 首頁 > 工業電子產品 > 無源元器件 > MOSFET

類型分類:
科普知識
數據分類:
MOSFET

MOSFETs Target the Major Efficiency Losses in DC/DC Converters

發布日期:2022-10-09 點擊率:62

       
The silicon MOSFET has become a key component in the design of DC/DC converters, providing the high-speed switching and current-handling capability needed to implement high-efficiency, pulse-width-modulation-based control strategies. The drive towards higher efficiency is placing more intense demands on MOSFETs, particularly in designs that have constraints on size, reducing the amount of space that can be given over to heatsinks and other cooling assistance.

The trends are pushing towards the use of MOSFETs that offer reduced Rds(on), as well as offering low switching losses through good charge-storage characteristics. This article will examine a number of the key parameters for MOSFETs in typical DC/DC converter applications.

The metal-oxide semiconductor field-effect transistor (MOSFET) has become a key feature of power-conversion circuits. Its low-charge storage compared to bipolar circuits has made it the component of choice for handling the high-power functions in switched-mode DC/DC converters.

The typical DC/DC converter employs two MOSFETs. One is the control or high-side FET, marked as Q1 in Figure 1. The other is the synchronous or low-side FET, which is marked as Q2 in Figure 1. The name for the low-side FET comes from the fact that the transistor connects the supply rail to ground. The high-side FET, conversely, connects the input and output supply rails.

Typical synchro<em></em>nous DC/DC converter

Figure 1: The architecture of a typical synchronous DC/DC converter.


The high- and low-side FETs are synchronized, which gives the switching converter its commonly used name of synchronous rectifier. only one switch can be open at any one time and the controller will generally organize switching events to prevent overlap in switching between the two transistors. One transistor will be switched off before the other is allowed to turn on. This behavior prevents losses caused by cross-conduction.

As well as the nominal maximum power that the DC/DC converter can deliver, the two MOSFETs need to handle voltage spikes caused by parasitic inductances and a current level equal to the maximum output current, plus 50 percent of the ripple current. Losses from the two transistors are important. Not only will static losses from the on-resistance through the transistor cause lower efficiency, but so will losses incurred during switching. The switching losses are especially important in DC/DC architectures that employ hard switching; this is where the transistor is exposed to non-zero voltage and current during switching events.

Hard switching tends to increase device stress, although this can be mitigated through the use of snubber circuits. The trend towards higher switching frequencies, with the aim of reducing electromagnetic interference and the size of the passive components needed by converters, has resulted in a shift away from hard-switching techniques. Many designers have gravitated towards soft switching, in which the state of the transistor is only allowed to change when either voltage or current are zero.

Soft-switching techniques take advantage of the resonant properties of the passive circuit elements in the DC/DC converter, the inductors and capacitors act to form a tank circuit with characteristic resonances. Designs have gone through a number of optimizations to overcome problems of high peak voltage and current values that are common to simpler zero-voltage or zero-current switching techniques. In these designs, the resonances are allowed to exhibit themselves just before switching events, allowing switching under zero-voltage or zero-current conditions using conventional pulse width modulation (PWM) switching algorithms.

Thanks to the use of soft-switching techniques, the stresses that transistors have to endure in a DC/DC converter have reduced, providing designers with the opportunity to trade-off factors such as breakdown voltage for better electrical performance in the operating region, such as on-resistance.

A number of factors contribute to discrete transistor on-resistance, and their weighting tends to change with the MOSFET requirements. For example, high-voltage MOSFETs see a much higher contribution to Rds(on) from doping in the epitaxial layers than those rated for lower voltages, which are typically used in lower-power and mobile systems. Increased doping levels are often used in high-voltage devices to increase the breakdown voltage, but this has the side effect of reducing conductivity. For low-voltage devices, the primary contribution to on-resistance comes from channel doping, with the metallization needed to pass signals within the device, as well as the parasitic JFET region and the epitaxial layer providing significant contributions.

One way in which manufacturers reduce Rds(on) is to split the MOSFET into numerous smaller devices that operate in parallel. Each miniature transistor forms a ‘cell’, often hexagonally packed to maximize density on the die. An individual die can contain thousands of such cells.

Another change from logic or analog transistor design often used in devices that are architected for low Rds(on), is the use of vertical device structures. The design provides a path for current flow that is less prone to the parasitics that reduce the performance of standard planar devices. In these architectures, the transistor is rotated so the current flow through the channel is vertical rather than in the plane of the silicon wafer. Typically, the drain is formed on the bottom surface of the wafer and provides a shorter distance for current to flow, which helps reduce on-resistance and increase converter efficiency.

A number of vendors have used a V-shaped groove to push the gate contact into the die. The source is effectively doubled in size. Two source regions lie on either side of the groove, making it possible to deliver a larger amount of current from the source to the drain. One issue with the VMOS structure is that high electric fields can develop at the point of the V. So manufacturers altered the shape to resemble a U by forming a trench with a flattened bottom in the surface of the die. Take, for example, the TrenchMOS process used by NXP Semiconductors’ PSMN1R2 logic-level voltage power transistors, among others. The trench is filled with polysilicon to form a gate electrode that reaches into the substrate. As with VMOS, the source electrode is wrapped around the gate. In an n-channel device, carriers flow through a thin n-doped epitaxial region to the n+-doped drain.

Typical trench-process MOSFET

Figure 2: Cross-section of a typical trench-process MOSFET.


A device such as the PSMN1R2-25YL can support drain-source voltages up to 25 V, suiting it for use in DC/DC converters that operate close to normal logic levels, and currents as high as 100 A. The use of the TrenchMOS process results in low Rds(on) and gate charge. The on-resistance is less than 2 mΩ, even at junction temperatures close to the qualified operating limit of 150°C when used in its PowerSO8-compatible LFPAK package. Gate charge is 105 nC at a gate-source voltage of 10 V.

The high- and low-side transistors within a DC/DC converter will generally have different requirements. In many cases, particularly with point-of-load (POL) applications that are now commonplace in electronic systems design, the input voltage will be higher than the output. The high-side device will have a short PWM duty cycle under most circumstances. As a result, switching losses will be more important than static losses.

To reduce switching losses, the transistor should have a low gate resistance (Rg) and gate inductance (Lg), which will reduce the switching time constant and therefore minimize the time it takes for the device to switch states. There should also be a low gate-drain capacitance to reduce the length of voltage transients, and a small gate-source capacitance to keep current transients short. These two capacitances are caused by overlap of the source and drain regions, and the polysilicon gate electrode above, which is separated from the source, channel, and drain by a dielectric material.

There is also a contribution from parasitic transistors that form between the source and the substrate silicon below the channel region, and also between the drain and the substrate.

This tends to lead to a small gate-charge figure. However, with MOSFETs, a low gate charge is generally accompanied by Rds(on). The trade-off between these values has led to the use of the figure of merit (FOM) for MOSFETs, which is the product of Rds(on) and gate charge. For a given process technology, the FOM will remain approximately constant, but gate charge and on-resistance can be shifted to suit a given application.

STMicroelectronics’ STripFET? family of devices offer Rds(on) values down to 1.55 mΩ at 10 V against a gate charge of under 50 nC. The logic-level gate STD30, conversely offers a higher on-resistance of 25 mΩ, but with a gate charge of just 18 nC.

For the low-side transistor in a synchronous DC/DC converter, the PWM cycle will generally be longer than that of the high side, so the conduction losses, caused by on-resistance, will generally be the primary concern. Although, its switching losses still have an impact, particularly at high frequencies of operation.

Because manufacturers have focused attention on the FOM performance of their devices over the past decade, other sources of inefficiency have become more prominent. For example, parasitic inductances in the package can lead to wasted energy, which led to the development of packages such as the PowerSO8 and later QFN.

International Rectifier developed its DirectFET packaging to fit an SO8 footprint but provide better electrical properties. Used in devices such as the IRF6337, the package uses a specially-designed passivation technology to allow the die to be attached almost directly to the PCB for low resistance and inductance, without the risk of solder shorting between the gate and source contacts. Die-free resistance compared to that of a conventional SO8 was reduced by more than 80 percent using the DirectFET package.

The 30 V IRF6337, which has logic-level gate control, offers an Rds(on) of 5.7 mΩ at 10 V with a total gate charge of 11 nC. The device takes advantage of another technique that manufacturers have used to improve the performance of power MOSFETs in low-side switches. This is to provide a second path for current to flow through the die, by integrating a Schottky diode. In general, a Schottky diode recovers more quickly than a MOSFET. This is a helpful attribute during the dead time as it prevents the body diode within the MOSFET from becoming active and storing charge. Reducing this body diode charge can yield efficiency improvements of up to 2 percent. The IRF6337 has a reverse recovery charge of 20 nC and reverse recovery time of less than 20 ns.

Vishay Siliconix’ SkyFET power MOSFETs provide integrated Schottky diodes. One example is the 30 V Si7772DP, which can deal with current pulses up to 50 A. The device offers an Rds(on) of 10 mΩ against a gate charge of less than 30 nC. The body-diode recovery time is typically 17 ns with a reverse recovery charge of less than 15 nC and a reverse transfer capacitance of 77 pF.

Diodes Inc. has also developed a range of diode-integrated MOSFETs for DC/DC converters and similar applications. Devices in the SiMFET family support logic-level gate control with drain-to-source voltages of up to 30 V. The on-resistance of the DMG4710SSS is 12.5 mΩ at 10 V with a gate charge of 43 nC. The reverse transfer capacitance for the device is 136 pF.

On Semiconductor has cut the Rds(on) of its NTMFS4898 30 V MOSFET to just 3 mΩ, combined with a gate charge of approximately 50 nC at 10 V, and coupled the transistor with an integrated Schottky diode to provide a reverse recovery charge of 17.3 nC and reverse recovery time of 26.7 ns.

A combination of process improvements and the addition of helper devices such as Schottky diodes, have given the MOSFET extremely-low values for key parameters such as on-resistance and gate charge. Further improvements are gradually reducing the impact of the package on performance, as well as second-order parameters that are now beginning to become significant in circuit design.

下一篇: 斷路器、隔離開關、接

上一篇: 索爾維全系列Solef?PV

推薦產品

更多
美女网站一区二区_在线观看日韩毛片_成人在线视频首页_欧美精品一区二区三区久久久_国产精品亚洲一区二区三区在线_日本免费新一区视频_日本美女一区二区三区_精品亚洲成a人_久久不见久久见免费视频1_91首页免费视频_欧美一区二区在线看_91精品91久久久中77777_天堂蜜桃一区二区三区_av在线一区二区_欧美不卡一区二区_欧美影视一区二区三区


        国产欧美日韩视频在线观看| 在线电影看在线一区二区三区| 蜜臀a∨国产成人精品| 亚洲美女免费在线| 亚洲精品视频在线看| 国产精品人成在线观看免费 | 日韩欧美成人午夜| 欧美日韩亚洲综合| 色综合久久久久网| 亚洲国产一区二区精品视频| 久热这里只精品99re8久| 国产精品av一区| 97久久超碰精品国产| 99re8在线精品视频免费播放| 成人晚上爱看视频| 国产成人自拍网| 国产a级毛片一区| 亚洲成人你懂的| 天天av天天翘天天综合网 | 国产一本一道久久香蕉| 精品一区二区三区的国产在线播放| 日韩有码一区二区三区| 蜜桃视频在线观看一区| 狠狠色综合日日| 高清国产午夜精品久久久久久| 国产精品影视天天线| 成人一级片网址| 99综合电影在线视频| 97免费高清电视剧观看| 国产日韩欧美一区二区| 日韩电影在线播放| 欧美色图在线观看| 欧美大片日本大片免费观看| 久久久久国产精品免费免费搜索| 欧美国产一区二区在线观看 | 亚洲日本精品| 一本在线高清不卡dvd| 精品视频一区三区九区| 欧美一区二区三区成人| 久久久久久久综合色一本| 国产精品久久久久久久蜜臀| 一区二区三区成人在线视频| 肉色丝袜一区二区| 大胆亚洲人体视频| 蜜桃av噜噜一区二区三| 色婷婷国产精品| 精品国产一二三| 亚洲女同一区二区| 久久99国产乱子伦精品免费| 不卡av在线免费观看| 欧美不卡三区| 欧美性做爰猛烈叫床潮| 精品日韩在线观看| 中文字幕日本不卡| 蜜臀av一级做a爰片久久| 国产91在线看| 欧美日韩三区四区| 91精品一区二区三区久久久久久| 国产亚洲一本大道中文在线| 亚洲午夜视频在线| 国v精品久久久网| 久久久www免费人成黑人精品| 欧美在线制服丝袜| 欧美激情在线一区二区三区| 日韩av电影免费观看高清完整版| 成人中文字幕电影| 日韩精彩视频| 精品免费国产一区二区三区四区| 一区二区在线观看视频| 国产精品一卡二卡| 青青草成人激情在线| 欧美一区二区美女| 亚洲成a人片综合在线| av电影在线观看完整版一区二区| 亚洲乱码国产乱码精品天美传媒| 精品精品欲导航| 日韩经典中文字幕一区| 国产 高清 精品 在线 a| 欧美日韩国产综合视频在线观看| 国产精品成人网| 国产成人午夜视频| 在线观看一区欧美| 国产精品久久久久三级| 国产精一品亚洲二区在线视频| 欧美日韩一区二区视频在线观看| 欧美v国产在线一区二区三区| 亚洲不卡一区二区三区| 97av自拍| 日韩欧美一二区| 青青国产91久久久久久| 欧美在线3区| 国产女主播一区| 国产精品一二三四| 91福利国产成人精品照片| 亚洲色图都市小说| 91视频在线观看免费| 色悠悠亚洲一区二区| 国产精品视频第一区| 国模大尺度一区二区三区| 欧美日韩最好看的视频| 日本不卡二区| 中文字幕在线免费不卡| 国产一区二区h| 色94色欧美sute亚洲线路一ni| 一区二区三区欧美亚洲| 99久久婷婷国产| 欧美三级韩国三级日本一级| 亚洲一区二区四区蜜桃| 九九99玖玖| 国产精品久久三| 国产精品久久久久久久久久直播| 久久综合九色综合97_久久久| 国产传媒欧美日韩成人| 色88888久久久久久影院按摩 | 欧美日韩激情在线| 奇米777欧美一区二区| 亚洲蜜桃在线| 亚洲国产成人tv| 亚洲最新在线| 午夜久久久久久| 伊人婷婷久久| 日本成人在线一区| 色欧美片视频在线观看| 婷婷国产在线综合| 91久久人澡人人添人人爽欧美| 日韩精品一区第一页| 自拍视频一区二区三区| 日韩精品成人一区二区在线| 综合国产精品久久久| 日本aⅴ精品一区二区三区 | 91丝袜呻吟高潮美腿白嫩在线观看| 日韩欧美一区二区三区在线| 国产不卡视频在线观看| 日韩三级电影网址| 不卡高清视频专区| 91精品国产一区二区三区蜜臀| 激情深爱一区二区| 色狠狠色噜噜噜综合网| 日韩国产一区二| 欧美午夜片在线看| 春色校园综合激情亚洲| 2023国产精品| 国产在线精品日韩| 洋洋成人永久网站入口| 亚洲精品第一区二区三区| 日韩不卡一区二区| 91精品国产综合久久久久| 99在线视频精品| 国产精品白丝在线| 亚洲午夜精品一区二区| 久久国产精品第一页| 日韩精品一区二| 国产chinese精品一区二区| 国产精品久久久久毛片软件| 欧美中日韩免费视频| 久久丁香综合五月国产三级网站| 5858s免费视频成人| 91精品国自产在线观看| 亚洲曰韩产成在线| 91精品国产色综合久久| 国产精品18毛片一区二区| 亚洲理论在线观看| 欧美日韩免费高清一区色橹橹| av不卡在线播放| 亚洲一区二区三区视频在线播放| 欧美日韩免费高清一区色橹橹| 99久久综合99久久综合网站| 亚洲女厕所小便bbb| 欧美自拍偷拍一区| 7777奇米亚洲综合久久| 亚洲一区二区三区视频在线 | 日韩激情视频网站| 91麻豆精品国产91久久久久| 97碰碰视频| 日韩精品国产欧美| 2020国产精品自拍| 欧洲精品在线一区| 国产精品1区2区3区| 亚洲激情成人在线| 日韩一区二区电影网| 日本亚洲自拍| www.成人网.com| 亚洲不卡在线观看| 91精品午夜视频| 久久人人爽爽人人爽人人片av| 久久99这里只有精品| 欧美国产精品一区| 欧美精品免费视频| 久久99精品久久久久久久青青日本| 免费高清在线视频一区·| 久久婷婷久久一区二区三区| 一区二区视频在线播放| 91久久精品www人人做人人爽| 亚洲午夜久久久久中文字幕久| 日韩免费看的电影| 亚洲乱码一区二区三区三上悠亚 | 国产精品夜夜嗨| 亚洲电影一区二区三区| 国产片一区二区三区| 欧美日韩国产另类一区|