美女网站一区二区_在线观看日韩毛片_成人在线视频首页_欧美精品一区二区三区久久久_国产精品亚洲一区二区三区在线_日本免费新一区视频_日本美女一区二区三区_精品亚洲成a人_久久不见久久见免费视频1_91首页免费视频_欧美一区二区在线看_91精品91久久久中77777_天堂蜜桃一区二区三区_av在线一区二区_欧美不卡一区二区_欧美影视一区二区三区

產品分類

當前位置: 首頁 > 工業電子產品 > 其他電子產品 > SoM

類型分類:
科普知識
數據分類:
SoM

Real Time: Some Notes on Microcontroller Interrupt Latency

發布日期:2022-10-09 點擊率:224

       
Interrupts take a lot out of a high-speed processor, especially one that is heavily pipelined and, capable of issuing more than one instruction per cycle. There could be eight to ten instructions in flight at any one time that either have to be run to completion, or annulled and restarted once normal execution resumes.

The electrical engineer needs to check that the interrupt responds fast enough for the application and, that the overhead of the interrupt does not swamp the main application.

Just how fast can a given MCU perform an interrupt? That is certainly affected by the application, but it seems unreasonably hard to find a number for this item.

When an interrupt occurs, the CPU saves some of its registers and executes the interrupt service routine (ISR), and then returns to the highest-priority task in the ready state. Interrupts are usually maskable and nestable.

Just to be clear, latency is usually specified as the time between the interrupt request and execution of the first instruction in the interrupt service routine. However the "real latency" must include some housekeeping that must be done in the ISR, which can cause confusion.

The value in which an electrical engineer is usually interested is the worst -case interrupt latency. This is a sum of many different smaller delays.

  1. The interrupt request signal needs to be synchronized to the CPU clock. Depending on the synchronization logic, typically up to three CPU cycles can be lost before the interrupt request has reached the CPU core.

  2. The CPU will typically complete the current instruction. This instruction can take a lot of cycles, with divide, push-multiple, or memory-copy instructions requiring most clock cycles taking the most time. There are often additional cycles required for memory access. In an ARM7 system, for example, the instruction STMDB SP!,{R0-R11,LR} (Push parameters and perm.) Registers is typically the worst case instruction. It stores 13 32-bit registers on the stack and requires 15 clock cycles.

  3. The memory system may require additional cycles for wait states.

  4. After completion of the current instruction, the CPU performs a mode switch or pushes registers (typically PC and flag registers) on the stack. In general, modern CPUs (such as ARM) perform a mode switch, which requires less CPU cycles than saving registers.

  5. If your CPU is pipelined, the mode switch has flushed the pipeline and a few more cycles are required to refill it. But we are not done yet. In more complex systems, there can be additional causes for interrupt latencies.


In more complex systems, there can be additional cause for interrupt latencies.

  1. Latencies cause by cache line fill:
    If the memory system has one or multiple caches, these may not contain the required data. Then, not only the required data is loaded from memory, but in many cases a complete line fill needs to be performed, reading multiple words from memory.

  2. Latencies caused by cache write back:
    A cache miss may cause a line to replaced. If this line is marked as dirty, it needs to be written back to main memory, causing an additional delay.

  3. Latencies caused by Memory Management Units (MMU) translation table walks:
    Translation table walks can take a considerable amount of time, especially as they involve potentially slow main memory accesses. In real-time interrupt handlers, translation table walks caused by the Translation Lookaside Buffer (TLB) not containing translations for the handler and/or the data it accesses can increase interrupt latency significantly.

  4. Latencies caused by the application program:
    The application program can cause additional latencies by disabling interrupts.

  5. Latencies caused by interrupt routines:
    If the application has more than one urgent interrupt, they cannot be masked off so another may be requested, lengthening the total time.

  6. Latencies caused by the RTOS:
    A RTOS also needs to temporarily disable the interrupts which can call API-functions. Some RTOSs disable all interrupts, effectively worsening interrupt latencies for all interrupts, some (like embOS from Segger) disable only low-priority interrupts.


ARM7 and ARM Cortex

The ARM7 and ARM Cortex are very different in the interrupt area. By integrating the interrupt controller in the processor, Cortex-M3 processor-based microcontrollers have one interrupt vector entry and interrupt handler per interrupt source. This avoids the need for re-entrant interrupt handlers, which have a negative effect on interrupt latency.

 ARM7TDMICortex-M3
Interrupt controllerExternal to processorIntegrated nested vectored interrupt controller
Interrupt handlersOne fast (nFIQ) and one slow (nIRQ)One handler per interrupt source
RTOS system timerUses one timer of the microcontrollerUses integrated "SysTick" timer on the processor
System callsSWI instruction (interrupts disabled)SVC instruction (interrupts enabled)
Memory interfaceSingle interface, data read/write takes 3 cyclesSeparate instruction and data bus interfaces, single cycle data read/write
PipelineThree-stageThree-stage with branch speculation
Bit manipulationRead, modify, writeSingle instruction

The Cortex-M3 also accelerates the execution of interrupt handlers with logic to automatically save its general purpose and status registers in the stack when an interrupt arrives. The M3 is made even more efficient, in certain circumstances, by tail-chaining interrupts that arrive at the same time, as shown in Figure 1.

The interrupt latency is up to 12 cycles for the Cortex-M3 processor-based MCU, and the context switch time is<4 μs, while the ARM7 is <7 μs.

Tail-chaining

Figure 1: Tail-chaining on Cortex-M3 processor speeds up things.


Microchip

According to Keith Curtis, technical staff engineer at Microchip, the 8-bit PIC-16/PIC-18 MCUs take 12 to 20 clock cycles to get to the ISR — depending on the type of instruction that was in progress at interrupt time. Then, in the ISR, the compiler will add instructions to determine where the interrupt originated and to push some registers. If you are using assembly language, you would put in your own items that need pushing, perhaps none.

Microchip's 32-bit PIC32 MCUs, according to Adrian Aur, applications engineer, will take a maximum of 11 clock cycles to get to the ISR where you will save at least some registers — worst case, all 32 of them need one clock cycle each. If you are responding to INT7, the highest priority (and not interruptible), a set of shadow registers will be used, making response much faster. Then, the RTOS may want to make a thread change, or enable nested interrupts when running at lower priority levels, which will add some latency. Other than that, you should be fine

Atmel

In 2008, Electronic Products Magazine gave Atmel a Product of the Year Award for the AVR XMEGA microcontroller family. The biggest reason for that was its innovative eight-channel event system which enables inter-peripheral communication without CPU or DMA usage using a bus separate from the data bus. The benefit of this is predictable, low-latency, inter-peripheral signal communication, reduced CPU usage, and the freeing of interrupt resources.

Independent of the CPU and DMA, the response time for the event system will never be more than two clock cycles of the I/O clock (usually 62.5 ns).

The XMEGA uses a Harvard architecture with the program memory separate from data. Program memory is accessed with single level pipelining. While one instruction is being executed, the next is prefetched. Performance is enhanced with the fast-access RISC register file — 32 x 8-bit general-purpose working registers. Within one single clock cycle, XMEGA can feed two arbitrary registers from the register file to the ALU, do a requested operation, and write back the result to an arbitrary register.

The interrupt response time for all the enabled interrupts is a minimum of five CPU clock cycles. During these five clock cycles, the program counter is pushed on the stack. After five clock cycles, the program vector for the interrupt is executed. The jump to the interrupt handler takes three clock cycles.

If an interrupt occurs during execution of a multicycle instruction, this instruction is completed before the interrupt is served. If an interrupt occurs when the device is in sleep mode, the interrupt execution response time is increased by five clock cycles. In addition, the response time is increased by the start-up time from the selected sleep mode.

A return from an interrupt-handling routine takes five clock cycles. During these five clock cycles, the program counter is popped from the stack and the stack pointer is incremented.

下一篇: PLC、DCS、FCS三大控

上一篇: Low-Power, Long Rang

推薦產品

更多
美女网站一区二区_在线观看日韩毛片_成人在线视频首页_欧美精品一区二区三区久久久_国产精品亚洲一区二区三区在线_日本免费新一区视频_日本美女一区二区三区_精品亚洲成a人_久久不见久久见免费视频1_91首页免费视频_欧美一区二区在线看_91精品91久久久中77777_天堂蜜桃一区二区三区_av在线一区二区_欧美不卡一区二区_欧美影视一区二区三区


        成人av电影在线播放| 亚洲国产成人va在线观看天堂| 亚洲精品一区二区三区樱花| 蜜桃视频日韩| 国产在线欧美日韩| 女同一区二区| 一区二区三区在线视频111| 亚洲精品欧洲精品| 欧美自拍丝袜亚洲| 日韩欧美的一区| 欧美激情一二三区| 一二三区精品福利视频| 老司机免费视频一区二区三区| 极品美女销魂一区二区三区| 国产白丝网站精品污在线入口| aa日韩免费精品视频一| 日本午夜一区二区三区| 欧美日韩大陆一区二区| 久久久久久久久蜜桃| 亚洲色图清纯唯美| 狠狠久久亚洲欧美| 91成人在线看| 亚洲综合av一区| 精品乱人伦一区二区三区| 亚洲免费在线观看视频| 美女尤物国产一区| 成人免费看片网站| 一本色道久久综合亚洲精品婷婷| 7777女厕盗摄久久久| 国产精品视频第一区| 日韩精品一级二级| 91网上在线视频| 五月天久久综合网| 久久综合久久综合九色| 天天综合天天综合色| 国产精品 日产精品 欧美精品| 国产精品高清一区二区三区| 尤物一区二区三区| 国产亚洲精品bt天堂精选| 香蕉成人伊视频在线观看| 成人福利视频在线| 亚洲欧美日韩不卡一区二区三区| 精品久久久久久久久久久久久久久久久| 亚洲色图一区二区三区| 国产激情精品久久久第一区二区 | 在线视频国产一区| 欧美激情资源网| 精品一区二区三区久久久| 99中文视频在线| 欧美日韩国产一级片| 亚洲欧美激情一区二区| 国产福利一区在线| 亚洲春色在线视频| 久久综合久久综合久久综合| 欧美96一区二区免费视频| 国产91视觉| 欧美日韩精品三区| 亚洲图片自拍偷拍| 高清国产在线一区| 欧美一区日韩一区| 日韩精品乱码av一区二区| 国产福利久久| 欧美不卡123| 久久精品国产精品亚洲红杏| 欧美二区三区| 久久久久久久久蜜桃| 国产自产高清不卡| 中文字幕一区二区三区四区五区六区 | 日韩欧美国产综合在线一区二区三区| 亚洲精品日韩综合观看成人91| 成人午夜电影网站| 欧美综合欧美视频| 婷婷久久综合九色国产成人 | 亚洲成人中文在线| 国产伦精品一区| 欧美精品一区二区三区一线天视频| 免费在线成人网| 日韩欧美亚洲精品| 中文字幕日韩精品一区| 99re在线国产| 精品毛片乱码1区2区3区| 国产在线日韩欧美| 欧美亚洲动漫制服丝袜| 日韩精品电影在线观看| 日韩电影免费观看在| 中文字幕综合网| 国产精品乱码| 国产精品美女久久久久aⅴ| av不卡免费在线观看| 91精品国产高清一区二区三区蜜臀| 乱一区二区av| 欧美性视频一区二区三区| 日本中文字幕一区二区有限公司| 手机看片福利永久国产日韩| 亚洲综合色在线| 视频一区不卡| 亚洲二区在线视频| 亚洲欧洲久久| 青青草原综合久久大伊人精品优势 | av电影天堂一区二区在线 | 亚洲va韩国va欧美va精品| 日韩欧美一区二区视频在线播放| ●精品国产综合乱码久久久久| 成人一区二区在线| 中文字幕一区二区视频| 久久久久资源| 亚洲国产精品一区二区久久| 午夜精品电影在线观看| 亚洲不卡av一区二区三区| 中文字幕剧情在线观看一区| 美国毛片一区二区| 日韩一级黄色大片| 91在线观看高清| 国产精品欧美一级免费| 欧美一区二区三区四区夜夜大片| 亚洲精品v日韩精品| 亚洲人成人77777线观看| 日韩成人一级片| 在线播放国产精品二区一二区四区| 国产福利精品一区二区| 337p日本欧洲亚洲大胆精品 | 夜夜爽夜夜爽精品视频| 在线观看日韩羞羞视频| 国产在线日韩欧美| 日韩精品一区二区三区蜜臀| 69堂成人精品视频免费| 一区二区在线免费| 在线观看一区日韩| 国产精品18久久久久久久久 | 亚洲啪啪综合av一区二区三区| 亚洲欧洲免费无码| 国产酒店精品激情| 亚洲国产成人自拍| 亚洲一区三区电影在线观看| 国产精品一级黄| 欧美激情中文字幕一区二区| 日韩精品一区二区三区四区五区| 美腿丝袜在线亚洲一区| 久久久精品免费免费| 日韩激情久久| 国产福利一区二区三区| 成人欧美一区二区三区1314| 91高清在线观看| gogogo免费视频观看亚洲一| 亚洲激情六月丁香| 91麻豆精品国产综合久久久久久| 成人免费91在线看| 久久精品国产一区二区| 国产精品美女久久久久av爽李琼 | 日韩电影在线免费观看| 日韩欧美一区二区免费| 久久久久久久久久久久久久久久av | 色一情一区二区三区四区| 国产精品一区二区不卡| 日韩美女精品在线| 欧美精品免费视频| 明星裸体视频一区二区| 懂色av噜噜一区二区三区av| 一区二区三区四区在线免费观看| 欧美日韩国产大片| 久久精品aaaaaa毛片| 国内精品第一页| 一区二区三区日本| 26uuu国产电影一区二区| 色综合天天做天天爱| 国产成人精品日本亚洲11| 激情综合网天天干| 亚洲免费电影在线| 日韩精品一区二区三区中文精品| 亚洲精品第一区二区三区| 51蜜桃传媒精品一区二区| 看电视剧不卡顿的网站| 亚洲视频综合在线| 精品日韩在线观看| 欧美系列亚洲系列| 色噜噜狠狠色综合网| 国产成人免费观看| 成人国产精品免费观看视频| 天堂va蜜桃一区二区三区漫画版| 国产精品系列在线| 日韩亚洲欧美高清| 一本大道久久精品懂色aⅴ| 久久精品国产一区二区三区日韩 | 在线观看日韩片| 久久精品中文字幕一区二区三区| 成人av在线看| 国内精品国产三级国产a久久| 亚洲国产精品久久久男人的天堂| 久久久高清一区二区三区| 欧美日韩一区二区在线观看 | 香蕉久久免费影视| 韩国一区二区三区美女美女秀 | 国产精品免费一区二区三区| 成人黄色软件下载| 国产精品主播直播| 久久精品国产精品亚洲精品| 视频一区二区中文字幕| 亚洲国产欧美在线| 一区二区三区在线观看网站| 国产精品国产精品国产专区不蜜|